Part Number Hot Search : 
MTZJ2 F54709 TP297A AD760 2SD92 TMP47C8 0SC51 FVTO20IV
Product Description
Full Text Search
 

To Download SY58607UMG Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 SY58607U
3.2Gbps Precision, 1:2 LVPECL Fanout Buffer with Internal Termination and Fail Safe Input
General Description
The SY58607U is a 2.5/3.3V, high-speed, fully differential 1:2 LVPECL fanout buffer optimized to provide two identical output copies with less than 20ps of skew and less than 10pspp total jitter. The SY58607U can process clock signals as fast as 2.5GHz or data patterns up to 3.2Gbps. The differential input includes Micrel's unique, 3-pin input termination architecture that interfaces to LVPECL, LVDS or CML differential signals, (AC- or DC-coupled) as small as 100mV (200mVpp) without any level-shifting or termination resistor networks in the signal path. For AC-coupled input interface applications, an integrated voltage reference (VREF-AC) is provided to bias the VT pin. The outputs are 800mV LVPECL, with extremely fast rise/fall times guaranteed to be less than 110ps. The SY58607U operates from a 2.5V 5% supply or 3.3V 10% supply and is guaranteed over the full industrial temperature range (-40C to +85C). For applications that require CML or LVDS outputs, consider the SY58606U and SY58608U, 1:2 fanout buffers with 400mV and 325mV output swings respectively. The SY58607U is part of Micrel's high-speed, Precision Edge(R) product line. Data sheets and support documentation can be found on Micrel's web site at: www.micrel.com. Precision Edge(R)
Features
* Precision 1:2, 800mV LVPECL fanout buffer * Guaranteed AC performance over temperature and voltage: - DC-to > 3.2Gbps throughput - <350ps propagation delay (IN-to-Q) - <20ps within-device skew - <110ps rise/fall times * Fail Safe Input - Prevents outputs from oscillating when input is invalid * Ultra-low jitter design - <1psRMS cycle-to-cycle jitter - <10psPP total jitter - <1psRMS random jitter - <10psPP deterministic jitter * High-speed LVPECL outputs * 2.5V 5% or 3.3V 10% power supply operation * Industrial temperature range: -40C to +85C * Available in 16-pin (3mm x 3mm) MLF(R) package
Applications Functional Block Diagram
* * * * All SONET clock and data distribution Fibre Channel clock and data distribution Gigabit Ethernet clock and data distribution Backplane distribution
Markets
* * * * * * *
Precision Edge is a registered trademark of Micrel, Inc. MLF and MicroLeadFrame are registered trademarks of Amkor Technology. Micrel Inc. * 2180 Fortune Drive * San Jose, CA 95131 * USA * tel +1 (408) 944-0800 * fax + 1 (408) 474-1000 * http://www.micrel.com
Storage ATE Test and measurement Enterprise networking equipment High-end servers Access Metro area network equipment
September 2006
M9999-092606-A hbwhelp@micrel.com or (408) 955-1690
Micrel, Inc.
SY58607U
Ordering Information(1)
Part Number SY58607UMG SY58607UMGTR(2)
Notes: 1. Contact factory for die availability. Dice are guaranteed at TA = 25C, DC Electricals only. 2. Tape and Reel.
Package Type MLF-16 MLF-16
Operating Range Industrial Industrial
Package Marking 607U with Pb-Free bar-line indicator 607U with Pb-Free bar-line indicator
Lead Finish NiPdAu Pb-Free NiPdAu Pb-Free
Pin Configuration
16-Pin MLF(R) (MLF-16)
Pin Description
Pin Number 1, 4 Pin Name IN, /IN Pin Function Differential Input: This input pair is the differential signal input to the device. Input accepts DC-coupled differential signals as small as 100mV (200mVpp). Each pin of this pair internally terminates with 50 to the VT pin. If the input swing falls below a certain threshold (typical 30mV), the Fail Safe Input (FSI) feature will guarantee a stable output by latching the output to its last valid state. See "Input Interface Applications" subsection. Input Termination Center-Tap: Each input terminates to this pin. The VT pin provides a center-tap for each input (IN, /IN) to a termination network for maximum interface flexibility. See "Input Interface Applications" subsection. Reference Voltage: This output biases to VCC-1.2V. It is used for AC-coupling inputs IN and /IN. Connect VREF-AC directly to the corresponding VT pin. Bypass with 0.01F low ESR capacitor to VCC. Maximum sink/source current is 1.5mA. See "Input Interface Applications" subsection. Positive Power Supply: Bypass with 0.1uF//0.01uF low ESR capacitors as close to the VCC pins as possible. Ground: Exposed pad must be connected to a ground plane that is the same potential as the ground pins. LVPECL Differential Output Pairs: Differential buffered copies of the input signal. The output swing is typically 800mV. Unused output pair may be left floating with no impact on jitter. See "LVPECL Output Termination" subsection.
2
VT
4
VREF-AC
5, 8,13, 16 6, 7, 14, 15 9, 10 11, 12
VCC GND, Exposed pad /Q1, Q1 /Q0, Q0
September 2006
2
M9999-092606-A hbwhelp@micrel.com or (408) 955-1690
Micrel, Inc.
SY58607U
Absolute Maximum Ratings(1)
Supply Voltage (VCC) ............................... -0.5V to +4.0V Input Voltage (VIN) .......................................-0.5V to VCC LVPECL Output Current(IOUT) Continuous.......................................................50mA Surge .............................................................100mA Current (VT) Source or sink on VT pin .............................100mA Input Current Source or sink Current on (IN, /IN) ................50mA Current (VREF) Source or sink current on VREF-AC(4) ..............1.5mA Maximum operating Junction Temperature .......... 125C Lead Temperature (soldering, 20sec.) .................. 260C Storage Temperature (Ts) ....................-65C to +150C
Operating Ratings(2)
Supply Voltage (VIN)........................ +2.375V to +3.60V Ambient Temperature (TA) ................... -40C to +85C Package Thermal Resistance(3) MLF(R) Still-air (JA) ........................................... 60C/W Junction-to-board (JB) ......................... 33C/W
DC Electrical Characteristics(5)
TA = -40C to +85C, unless otherwise stated.
Symbol VCC ICC RDIFF_IN VIH VIL VIN VDIFF_IN VIN_FSI VREF-AC IN to VT
Notes: 1. Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability. 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings. 3. Package thermal resistance assumes exposed pad is soldered (or equivalent) to the device's most negative potential on the PCB. JB and JA values are determined for a 4-layer board in still-air number, unless otherwise stated. 4. Due to the limited drive capability, use for input of the same package only. 5. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. 6. VIN (max) is specified when VT is floating.
Parameter Power Supply Voltage Range Power Supply Current Differential Input Resistance (IN-to-/IN) Input HIGH Voltage (IN, /IN) Input LOW Voltage (IN, /IN) Input Voltage Swing (IN, /IN) Differential Input Voltage Swing (|IN - /IN|) Input Voltage Threshold that Triggers FSI Output Reference Voltage
Condition
Min 2.375 3.0
Typ 2.5 3.3 40
Max 2.625 3.6 60 110 VCC VIH-0.1 1.7
Units V mA V V V V
No load, max. VCC 90 IN, /IN IN, /IN see Figure 3a, Note 6 see Figure 3b 1.2 0 0.1 0.2
100
30 VCC-1.3 VCC-1.2
100 VCC-1.1 1.28
mV V V
September 2006
3
M9999-092606-A hbwhelp@micrel.com or (408) 955-1690
Micrel, Inc.
SY58607U
LVPECL Outputs DC Electrical Characteristics(7)
VCC = +2.5V 5% or +3.3V 10%, RL = 50 to VCC-2V; TA = -40C to +85C, unless otherwise stated.
Symbol VOH VOL VOUT VDIFF_OUT
Notes: 7. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.
Parameter Output HIGH Voltage Output LOW Voltage Output Voltage Swing Differential Output Voltage Swing
Condition Q0, /Q0, Q1, /Q1 Q0, /Q0, Q1, /Q1 See Figure 3a See Figure 3b
Min VCC-1.145 VCC-1.945 550 1100
Typ
Max VCC -0.895 VCC-1.695
Units V V mV mV
800 1600
950
September 2006
4
M9999-092606-A hbwhelp@micrel.com or (408) 955-1690
Micrel, Inc.
SY58607U
AC Electrical Characteristics
VCC = +2.5V 5% or +3.3V 10%, RL = 50 to VCC-2V, Input tr/tf: <300ps; TA = -40C to +85C, unless otherwise stated.
Symbol fMAX tPD tSkew tJitter Parameter Maximum Frequency Propagation Delay Within Device Skew Part-to-Part Skew Data Clock tr, tf Random Jitter Deterministic Jitter Cycle-to-Cycle Jitter Total Jitter Output Rise/Fall Time (20% to 80%) Duty Cycle
Notes: 8. 9. Within device skew is measured between two different outputs under identical input transitions. Part-to-part skew is defined for two parts with identical power supply voltages at the same temperature and no skew at the edges at the respective inputs.
23
Condition NRZ Data VOUT > 400mV IN-to-Q VIN: 100mV-200mV VIN: 200mV-800mV Note 8 Note 9 Note 10 Note 12 Note 13 Note 13 At full output swing. Differential I/O Clock
Min 3.2 2.5 180 150
Typ 4.25 3 300 230 4
Max
Units Gbps GHz
450 350 20 135 1 10 1 10
ps ps ps ps psRMS psPP psRMS psPP ps %
40 47
75
110 53
10. Random jitter is measured with a K28.7 pattern, measured at fMAX. 11. Deterministic jitter is measured at 2.5Gbps with both K28.5 and 2 -1 PRBS pattern. 12. Cycle-to-cycle jitter definition: the variation period between adjacent cycles over a random sample of adjacent cycle pairs. tJITTER_CC = Tn -Tn+1, where T is the time between rising edges of the output signal. 13. Total jitter definition: with an ideal clock input frequency of fMAX (device), no more than one output edge in 10 output edges will deviate by more than the specified peak-to-peak jitter value.
12
September 2006
5
M9999-092606-A hbwhelp@micrel.com or (408) 955-1690
Micrel, Inc.
SY58607U
Functional Description
Fail-Safe Input (FSI) The input includes a special failsafe circuit to sense the amplitude of the input signal and to latch the outputs when there is no input signal present, or when the amplitude of the input signal drops sufficiently below 100mVPK (200mVPP), typically 30mVPK. Maximum frequency of SY58607U is limited by the FSI function.
Input Clock Failure Case If the input clock fails to a floating, static, or extremely low signal swing, the FSI function will eliminate a metastable condition and guarantee a stable output. No ringing and no undetermined state will occur at the output under these conditions. Note that the FSI function will not prevent duty cycle distortion in case of a slowly deteriorating (but still toggling) input signal. Due to the FSI function, the propagation delay will depend on rise and fall time of the input signal and on its amplitude. Refer to "Typical Characteristics" for detailed information.
Timing Diagrams
Figure 1a. Propagation Delay
Figure 1b. Fail Safe Feature
September 2006
6
M9999-092606-A hbwhelp@micrel.com or (408) 955-1690
Micrel, Inc.
SY58607U
Typical Characteristics
VCC = 3.3V, GND = 0V, VIN = 100mV, RL = 50 to VCC-2V, TA = 25C, unless otherwise stated.
September 2006
7
M9999-092606-A hbwhelp@micrel.com or (408) 955-1690
Micrel, Inc.
SY58607U
Functional Characteristics
VCC = 3.3V, GND = 0V, VIN = 400mV, Data Pattern: 223-1, RL = 50 to VCC-2V, TA = 25C, unless otherwise stated.
September 2006
8
M9999-092606-A hbwhelp@micrel.com or (408) 955-1690
Micrel, Inc.
SY58607U
Functional Characteristics (continued)
VCC = 3.3V, GND = 0V, VIN = 400mV, RL = 50 to VCC-2V, TA = 25C, unless otherwise stated.
September 2006
9
M9999-092606-A hbwhelp@micrel.com or (408) 955-1690
Micrel, Inc.
SY58607U
Input and Output Stage
Single-Ended and Differential Swings
Figure 3a. Single-Ended Voltage Swing
Figure 2a. Simplified Differential Input Buffer Figure 3b. Differential Voltage Swing
Figure 2b. Simplified LVPECL Output Buffer
September 2006
10
M9999-092606-A hbwhelp@micrel.com or (408) 955-1690
Micrel, Inc.
SY58607U
Input Interface Applications
Figure 4a. CML Interface (DC-Coupled)
Option: May connect VT to VCC
Figure 4b. CML Interface (AC-Coupled)
Figure 4c. LVPECL Interface (DC-Coupled)
Figure 4d. LVPECL Interface (AC-Coupled)
Figure 4e. LVDS Interface
September 2006
11
M9999-092606-A hbwhelp@micrel.com or (408) 955-1690
Micrel, Inc.
SY58607U
LVPECL Output Termination
LVPECL outputs have very low output impedance (open emitter), and small signal swing which results in low EMI. LVECL is ideal for driving 50-and-100controlled impedance transmission lines. There are several techniques in terminating the LVPECL output, as shown in Figures 5a through 5c.
R1
Figure 5b. Three-Resistor "Y-Termination"
Figure 5a. Parallel Termination-Thevenin Equivalent
Related Product and Support Documents
Part Number SY58606U SY58608U HBW Solutions Function 4.25Gbps Precision, 1:2 CML Fanout Buffer with Internal Termination and Fail Safe Input 3.2Gbps Precision, 1:2 LVDS Fanout Buffer Buffer with Internal Termination and Fail Safe Input New Products and Termination Application Notes Data Sheet Link http://www.micrel.com/page.do?page=/productinfo/products/sy58606u.shtml http://www.micrel.com/page.do?page=/productinfo/products/sy58608u.shtml http://www.micrel.com/page.do?page=/productinfo/as/HBWsolutions.shtml
September 2006
12
M9999-092606-A hbwhelp@micrel.com or (408) 955-1690
Micrel, Inc.
SY58607U
Package Information
16-Pin MLF(R) (3mm x3mm) (MLF-16)
MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA
TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com
The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer. Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale. (c) 2006 Micrel, Incorporated.
September 2006
13
M9999-092606-A hbwhelp@micrel.com or (408) 955-1690


▲Up To Search▲   

 
Price & Availability of SY58607UMG

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X